
DOI
https://doi.org/10.1109/NVMTS.2015.7457481

Link to record in KAR
http://kar.kent.ac.uk/51349/

Document Version
Author's Accepted Manuscript

Copyright & reuse
Content in the Kent Academic Repository is made available for research purposes. Unless otherwise stated all content is protected by copyright and in the absence of an open licence (eg Creative Commons), permissions for further reuse of content should be sought from the publisher, author or other copyright holder.

Versions of research
The version in the Kent Academic Repository may differ from the final published version. Users are advised to check http://kar.kent.ac.uk for the status of the paper. Users should always cite the published version of record.

Enquiries
For any further enquiries regarding the licence status of this document, please contact: researchsupport@kent.ac.uk
If you believe this document infringes copyright then please contact the KAR admin team with the take-down information provided at http://kar.kent.ac.uk/contact.html
Memristor-based Random Access Memory: 
The delayed switching effect could revolutionize memory design

Frank Zhigang Wang  
School of Computing  
University of Kent  
Canterbury, UK  
frankwang@ieee.org

Leon O. Chua  
Depart. of Electrical Engineering and  
Computer Science  
University of California  
Berkeley, USA

Na Helian  
School of Computer Science  
University of Hertfordshire  
Hatfield, UK

Abstract— Memristor’s on/off resistance can naturally store binary bits for non-volatile memories. In this work, we found that memristor’s another peculiar feature that the switching takes place with a time delay (we name it “the delayed switching”) can be used to selectively address any desired memory cell in a crossbar array. The analysis shows this is a must-be in a memristor with a piecewise-linear φ-q curve. A “circuit model”-based experiment has verified the delayed switching feature. It is demonstrated that memristors can be packed at least twice as densely as semiconductors, achieving a significant breakthrough in storage density.

Keywords- memristor; delayed switching; Random Access Memory (RAM)

I. INTRODUCTION

Memristor (a contraction of “memory resistor”) is a passive two-terminal circuit element that maintains a functional relationship between magnetic flux and electric charge. Memristor theory was formulated and named by Leon Chua in a 1971 IEEE Transaction paper titled “Memristor—The Missing Circuit Element” [1]. Chua strongly believed that a fourth device existed to provide conceptual symmetry with the resistor, inductor, and capacitor. This symmetry follows the observation that a basic passive circuit element links two of the four fundamental circuit variables, namely voltage, current, charge and flux. A memristor device linking charge and flux (time integrals of current and voltage) was predicted by Chua at the time. Chua also used memristor to model an Amorphous “Ovonic” threshold switch and an electrolytic E-cell, process many types of signals and generate various waveforms such as staircase waveform [1].

37 years later, in May 2008, a team at HP Labs led by R. Stanley Williams announced the discovery of a memristor based on a nano-scale thin film of titanium dioxide, which was presented in a Nature paper titled "The missing memristor found"[2]. The HP device is composed of a thin (5 nm) titanium dioxide film between two electrodes. The oxygen vacancies act as charge carriers. When an electric field is applied, the oxygen vacancies drift, changing the boundary between the non-depleted high-resistance and depleted low-resistance layers. Thus the resistance of the film as a whole is dependent on how much charge has been passed through it in a particular direction, which is reversible by changing the direction of current [2].

In addition to the above HP device, there were the following claims to have developed other types of memristors: (1) Spin memristive systems [3]; (2) Polymeric memristor [4]; (3) Manganite memristive systems [5]. These claimed memristors broaden the possible range of memristors.

II. A PREVIOUS DESIGN OF MR-RAM WITH MEMRISTOR/TRANSISTOR-PER-CELL

Fig.1 A memristor links electric charge, q, and magnetic flux, φ. A freezing memory property can be seen: a memristor stores either off resistance (Roff ) or on resistance (Ron ) value. It is assumed that φ = 0 & q = 0 at time t = 0. A dotted curve having a continuous derivative shows the actually measured φ-q curve of a HP nano-scale titanium dioxide memristor [2]. The solid piecewise-linear curve approximates the HP-measured one. As will be demonstrated later, so-called “delayed switching” feature is a must-be of this piecewise-linear φ-q curve.

Naturally, the freezing memory property that a memristor stores resistance value suits memristors for computer memory. As shown in Fig.1, a memristor is featured with two stable states: off resistance (Roff) and on resistance (Ron). The resistance stays constant whether we turned off the voltage. To demonstrate the significance of our work of using the so-called
III. DELAYED SWITCHING PROPERTY OF MEMRISTORS

Conceptually, a memristor element links electric charge, \( q \), and magnetic flux, \( \phi \), and has the unit of resistance and in the case where the \( \phi \)-\( q \) curve is straight lines (a piecewise linear model), we obtain \( M(q) = R_{\text{off}} \) or \( R_{\text{on}} \) that is a constant. In other words, a memristor behaves like an ordinary resistor at a given instant of time \( t_0 \), its resistance depends on the complete past history of the memristor current (voltage), i.e. the time integral of the current (voltage) from \( t = -\infty \) to \( t = t_0 \).

\[
q(t) = \int i(t)\,dt = \int \frac{E}{M} \cdot dt = \frac{E}{M} \cdot t
\]

At the breakpoint where \( t = T_d \), we have \( q(T_d) = Q_0 \) and \( (\phi(T_d)) = \phi_0 \). Therefore

\[
Q_0 = \frac{E}{\phi_0} \cdot T_d
\]

\[
T_d = \frac{\phi_0 \cdot E}{Q_0}
\]

Fig.3 shows a memristor’s current waveforms corresponding to the square-wave pulses with amplitude \( E \), \( E/2 \). These waveforms are rather peculiar and certainly not typical of those normally observed in RLC circuits. A delayed switching property is observed: the switching from the high resistance \( R_{\text{off}} \) to the low resistance \( R_{\text{on}} \) takes place with a time delay \( T_d \) after the application of an input square-wave voltage (Fig.3(a)). The time delay \( T_d \) increases as the amplitude \( E \) of the square-wave pulse \( V_i(t) \) decreases, as described in Eq.(3). If the input voltage is removed before the switching takes place, i.e. the width \( T \) of the input voltage pulse is smaller than

Fig.2 Design of Random Access Memory with Memristor/Transistor-per-Cell [6]. To write/read a desired memristor cell, the corresponding transistor is opened by energizing a word line and a bit line.

To write to MR-RAM, the row is opened and a given bit line charges the memristor to the desired value. Refresh logic is commonly used with DRAMs to automate the periodic refresh. This makes the DRAM circuit more complicated. In MR-RAM memristors consume much less power as a regular refreshing procedure (otherwise the stored charge will be lost) is not needed. Furthermore, a memristor/transistor per cell takes a much less area compared with the 4-6 transistors per cell architecture in a Static Random Access Memory (SRAM) [7].

In the proposed MR-RAMs [6], diode or transistor current rectification is desirable to reach readout operation. As shown in Fig. 2, the basic array cell is a transistor (selective component) connected in series with a memristor junction (storage component). In the absence of such transistors all the memristors at each intersection of every bit and word line in the cross-point array would otherwise be electrically connected to one another.

However, such a memristor-transistor series still puts a severe constraint on the storage density. The area of a transistor is much larger than a simple two-terminal memristor. In this work, our original contribution is to take full advantage of so called delayed switching property of a memristor and design a transistor-free Memristor-based RAM (MR-RAM) architecture. It comprises two sets of conductive lines, an array of memristors (only) at each intersection, and a peripheral circuitry. Such a simplified transistor-free architecture described in this paper overcomes the transistor-area constraint in the prior art and achieves a significant breakthrough in storage density.
The memristor keeps unaltered (Fig. 3(b)). Therefore $T_d$ should be chosen in such a way that $T_d < T < 2T_d$.

This property shown in Fig. 3 results from the piecewise-linear nature of the assumed $\varphi$-$q$ curve in Fig. 1. The abrupt jump is due to zero switching time. “Full selection” in Fig. 3(a) means a full voltage, $E$, is applied across the memristor. “Half selection” in Fig. 3(b) means only a half voltage, $E/2$, is applied.

The current amplitudes through the memristor are given by

$$i_1 = \frac{E}{R_{\text{off}}} \quad (4)$$

$$i_2 = \frac{E}{R_{\text{on}}} \quad (5)$$

where $R_{\text{off}}$ and $R_{\text{on}}$ represent the mem-resistance corresponding to pieces 1, 2 of the memristor $\varphi$-$q$ curve and where $(Q_0, \varphi_0)$ is the coordinate of the breakpoint between these two pieces (at the breakpoint $t = T_d$).

The abrupt jump in Fig. 3 is due to zero switching time. In practice, it always takes a finite but small time interval for a memristor to switch completely from a high resistance to a low resistance or vice versa. The number 1-4 label successive time points during a square wave period $T$.

The piecewise-linear nature manifests itself vividly in the form of a delayed switching property that the switching versus a square-wave input takes place with a time delay. In other words, it is a must-be in a memristor with a piecewise-linear $\varphi$-$q$ curve. The physical interpretation of this phenomenon is that the element possesses certain inertia, i.e. electric charge $q$ or magnetic flux $\varphi$ is inertial with the tendency to remain unchanged (settle to some equilibrium state). It cannot respond as rapidly as the fast variation in the excitation waveform and always takes a finite time interval for a memristor to change its resistance value. The number 1-4 label successive time points during a square wave period $T$ in Fig. 4.

The memristor’s delayed switching property: the switching from one resistance state to another due to an input pulse takes place with a time delay $T_d$. $T_d$ increases as the amplitude $E$ of the square-wave pulse, $V(t)$, decreases.

In this section, we will use Chua’s “circuit-model” [1][8] to construct a synthesized memristor to actually measure its delayed switching property and the behavior of a memristor in a full selection operation and a half selection operation, respectively. The advantages of using a synthesized memristor include a broad generalization of memristors to an interesting class rather than a specific element and the ease of changing the parameters.
According to Chua’s “circuit-model” theory, a memristor with any prescribed $\phi$-$q$ curve can be realized by using an active circuit in connection with an appropriate nonlinear element [1][8]. In Fig.5, the V-I curve of a diode connected in Port 2 ($v_2, i_2$) is transformed into the $\phi$-$q$ curve of a synthesized memristor in Port 1 ($v_1, i_1$).

To demonstrate the delayed switching property possessed by the synthesized memristor shown in Fig.5, an oscilloscope is used to trace the voltage $v(t)$ and current $i(t)$ of the memristor. The Zener diode BZX79C is with a forward voltage of 0.8 V. The waveforms $v(t)$ and $i(t)$ in Fig.6(a) (Half selection, an input voltage of 10 mV) and Fig.6(b) (Full selection, an input voltage of 20 mV) are measured with a 10 kHz square-wave input signal. A delayed switching is clearly seen in Fig.6(b).

As predicted by Chua [1][8], a fingerprint of a memristor is its zero-crossing property. Observe that in spite of the memory effect which normally introduces phase shifts in conventional memory systems (e.g. a capacitor memory), the output of a memristor is zero whenever the input is zero and hence the input-output $v$-$i$ figure always passes through the origin, as shown in Fig.6. The $v$-$i$ curves reflect the delayed switching behaviour of the memristor: it begins with a high resistance, and as the voltage increases, the current slowly increases. As the breakpoint is overtaken, the resistance drops, and the current increases more rapidly with increasing voltage until the maximum is reached. Then, as the voltage decreases, the current decreases but more slowly. When the voltage turns negative, the resistance of the device increases, the resistance increases, resulting in an asymmetric switching loop.

The amplitude/frequency response of a memristor is especially interesting to a practical memory application. As shown in Fig.6, as the excitation amplitude decreases or equivalently the excitation frequency increases toward $T < T_d$, the Lissajous $v$-$i$ figure shrinks and tends to a straight line passing through the origin. This implies that the hysteretic effect of a memristor decreases as the voltage amplitude decreases (equivalently frequency increases) and hence it eventually degenerates into a purely resistor with a single resistance value (no switching).

V. TRANSISTOR-FREE MEMRISTOR RANDOM ACCESS MEMORY (MR-RAM)

The peculiar property of delayed switching inspires us to apply it to a novel transistor-free crossbar architecture for MR-RAMS, as shown in Fig.7. The architecture comprises two sets of conductive lines, an array of memristors at each intersection.

Write operation of switching the memristor from one resistance state to another with conductor currents is associated with activations of the corresponding word line and bit line. When $\pm E/2$ are applied to a word line and a bit line, respectively, the combined voltages drop $E$ at the intersection of the energized word and bit lines will switch the resistance state of the memristor located at the intersection (Full selection). “Half selection” occurs when a memristor cell is selected by only one word line or bit line. Obviously, those so-called half-selected memristors should not be written (altered). “Half selection” means only a half voltage, $E/2$, is applied, as shown in Fig.7. It is possible to write simultaneously all the bits in a word by energizing a single word line and all the bit lines. The ground of the un-selected lines ensures that those cells in contact with the un-energized word and bit lines have zero voltage drop and do not conduct, otherwise the leakage currents may alter the resistance state of those un-desired cells by mistake. The above operation is based on an assumption that the lead resistance is negligible. If the lead line resistance

![Fig.5](image1.png)

![Fig.5](image2.png)

![Fig.6(a)](image3.png)

![Fig.6(b)](image4.png)

![Fig.6](image5.png)
is not small compared to that of the memristor elements then the voltage distribution along the chosen line will appear. Such a voltage distribution will possibly cause leakage currents through the memristors. As will be shown in Fig.10, low-resistance shorting bars are used between cells to reduce the lead line resistance.

Fig.7 The crossbar architecture. “Full selection” means a full voltage, E, is applied across the two wires with the desired memristor at the intersection. “Half selection” means only a half voltage, E/2, is applied across the (undesired) memristor.

Read operation of measuring the value of any individual memristor resistance to determine “0” or “1” becomes a very difficult task due to the mutual electrical connection between all the memristors, referring again to Fig.7. Any direct measurement would result in unavoidably introducing the contribution from the rest of the resistors. Similar to a diode-free Magnetic RAM architecture we used in [11], this difficulty would be overcome by introducing a concept of “virtual ground” of operational amplifier. Referring now to Fig.8, since the input impedance of an operational amplifier is considered very high or even infinite, no current can flow into or out of the inverting input terminals, thus this point is at 0 V, commonly referred to as virtual ground. In an example of read operation a voltage across the selected Bit\(_{11}\) under a read condition is established by setting the selected Word line 1 to an input voltage excitation \(V_\text{in}\). The bit line 1 is clamped to virtual ground 0 V, by setting the electronic switch \(K_1\) (one switch per column, occupying a very small silicon area) to read mode, to create the voltage across the selected Bit\(_{11}\). The bit line 0 is clamped to actual ground 0 V by setting the switch \(K_0\) to standby mode. The unselected Word line 0 remains at the standby voltage level, 0 V. Although there are a large number of possible current paths in the cross-point organization, no ambient current path, except the dotted path \(I_s\) through the chosen Bit\(_{11}\), exists because all the bit lines are set to virtual or actual ground. Thus the unselected Bit\(_{00}\), Bit\(_{01}\) have zero voltage drop and do not conduct. The unselected Bit\(_{10}\) conducts but does not contribute to the read output.

The resistance state of the memory cell is detected or read by applying a voltage (with a much smaller amplitude than the write one for power saving) across the selected memristor and measuring the current through the memristor. In the bit line control circuitry this current is converted to a voltage \(V_\text{out}\) to read the datum stored in selected Bit\(_{2}\). The operational amplifier has its noninverting input terminal brought to ground. As mentioned above, no current can flow into or out of the inverting input terminal. This forces \(I_s\) to flow through the feedback resistor \(R_f\) to produce a sense voltage \(V_\text{out}\) at the output terminal. The read signal gain is equal to the ratio between \(R_f\) and \(M\) (the low resistance state \(R_\text{off}\)) of the memristor element at the intersection of the ith word line and the jth bit line, produce different values of sense current \(I_s\) in inverse proportion and therefore different values of output voltage \(V_\text{out}\). The MATLAB simulation result is shown in Fig.9. The output voltage \(V_\text{out}\) has two discrete values. While not shown in Fig.8, the output voltage \(V_\text{out}\) will be compared to a reference voltage level set to a value halfway between the expected values for the two possible states of the memory cell and the difference will be amplified further to provide full logic levels. After the data are read, the voltage on Word line 2 is returned to the standby value. The resistance state remains unchanged after the read operation.

The above read operation would slightly alter the resistance of the read memristor cell. In order to realize a non-destructive readout, at the 2\(^{nd}\) phase of a read cycle, the resistance value is restored by applying an opposite voltage pulse as shown in Fig.8 (for example, a cell’s resistance would be read with an alternative voltage so that they do not affect the stored value).

We establish a coupled variable-resistor model for a typical memristor in MATLAB (R2008b) [12]. Fig.9 depicts a non-destructive readout in which a sinusoidal excitement is applied. The resistance fluctuates between \(R_\text{on} = 1 \text{ Ω}\) and \(R_\text{off} = 160 \text{ Ω}\) (When enough charge has passed through the memristor that the ions can no longer move, the element
ceases to integrate \( q = \int idt \) but rather keeps at an upper bound. It is proven that a memristor remembers the voltage (current) history, i.e. the resistance holds even after the voltage/current is removed.

Fig.9 A non-destructive read mode for MR-RAM is designed to restore the altered states.

VI. MR-RAM CHARACTERIZATION

Our objective in this section is to give the characterization of MR-RAMS, especially the highest storage density, the maximum working frequency, the heat dissipation and their relationships. Some characteristics are to be found unique due to memristor’s peculiar features.

6.1 Integration Density of MR-RAM

Fig.10 An areal view of a 2x2 bit MR-RAM with low-resistance shorting bars running between cells. \( \lambda \) is the resolution limit of the lithography used to fabricate the memory cells. The minimum line width is \( \lambda \) and the minimum distance between lines is 1.2 \( \lambda \) (low-resistance shorting bars are placed between cells), thus one cell area is \( 4.84 \lambda^2 \). Compared with more than \( 10\lambda^2 \) for minimum-size Dynamic RAM (DRAM) cells [14][15], MR-RAM potentially can be at least twice as dense. Essentially, MR-RAM is a permanent information storage technology (non-volatility) whereas Dynamic RAM (1 transistor per cell with refreshing regularly) or static RAM (4-6 transistors per cell) [7] is not. The comparison is summarized in Table 1.

6.2 Working frequency of MR-RAM

The maximum working (write) frequency \( f_{\text{max}} \) of MR-RAM is given by \( \frac{1}{T_{\text{d}}} \).

\[
f_{\text{max}} = \frac{1}{T_{\text{d}}} = \frac{E}{\phi_0}
\]

It is apparent that the (write) working frequency increases with increased voltage. However an analogous interpretation may be that the increased voltage consumes more power, eventually limiting the frequency increase. This will be discussed in details in Section 6.3.

It is also observed that the (write) working frequency increases with decreased \( \phi_0 \). Small \( \phi_0 \) means the breakpoint of the \( \varphi-q \) curve of a memristor should be close to the origin, which represents the material requirements for memristors fabrication. Another material requirement for memristor fabrication is the off-to-on resistance ratio that represents the signal-noise ratio of a memory device. Modern transistors have an off-to-on resistance ratio of 10,000 to 1 [13]. The HP titanium dioxide memristor has an off- to-on resistance ratio of 160~380 to 1 [2]. HP thought a resistance ratio of at least 1,000 to 1 is needed to get a high-performance memory [13]. Large off-to-on resistance ratio means the \( \varphi-q \) curve of a memristor should have a sharp breakpoint (with an abrupt slope change across the breakpoint) rather than a smooth one.

6.3 Heat Dissipation of MR-RAM

The heat dissipation during a write operation (a single switching event during \([0, T=T_{\text{d}}]\) as shown in Fig.3(a) for “Full selection”) can be obtained by

---

Table 1 Comparison of MR-RAM and semiconductor memory.

<table>
<thead>
<tr>
<th></th>
<th>Transistor-free MR-RAM</th>
<th>Semiconductor Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fabrication</td>
<td>Simple structure (2 ~ 3 masks)</td>
<td>Complicated structure (10 ~ 20 masks)</td>
</tr>
<tr>
<td>Density</td>
<td>Minimum cell area: ( 4.84\lambda^2 )</td>
<td>Minimum cell area: ( 10\lambda^2 ) (DRAM)</td>
</tr>
<tr>
<td>Non-volatility</td>
<td>yes</td>
<td>no</td>
</tr>
</tbody>
</table>
The total heat dissipation for an m x n array of memristors (one write operation) is then given by

\[ \text{Heat}_{\text{Total}} = 1 \times \text{Heat}_{\text{FullSelection}} + [(m-1) + (n-1)] \times \text{Heat}_{\text{HalfSelection}} = \\
= [1 + \frac{1}{4} (m+n-2)]Q_0 \]  \hfill (9)

In a read operation, a much smaller voltage (than a write voltage) will be used to measure the resistance; therefore the heat dissipation for read operations is negligible.

Substituting Eq.(6) into Eq.(9), we have the maximum working frequency

\[ f_{\text{max}} = \frac{\text{Heat}_{\text{max}}}{[1 + \frac{1}{4} (m+n-2)]Q_0 \phi_0} \]  \hfill (10)

where \( \text{Heat}_{\text{max}} \) is the maximally allowed heat dissipation for the memory chip.

Section 6.2 gives an analogous interpretation that the (write) working frequency increases with increased voltage that consumes more power, eventually limiting the frequency increase. This accurate relation is now described in Eq.(10), which implies that the maximum working frequency is constrained by the maximally allowed heat dissipation for the MR-RAM chip and the number of memristor cells in the chip. The higher the maximally allowed heat dissipation, the higher the working frequency. The more memristor cells a MR-RAM chip contains, the lower the working frequency. Writing a desired memristor cell has to involve some other memristor cells thereby generating more heat and limiting the frequency of the write itself. This may be a major drawback of this Transistor-free MR-RAM architecture. Nevertheless, one should note that a regular refreshing procedure in a DRAM could involve all the memory cells and a DRAM is even not non-volatile.

Eq.(10) also suggests that the smaller \( Q_0 \) and \( \phi_0 \) the higher the frequency. This represents a material requirement for memristor fabrication that the breakpoint of the \( \phi-q \) curve of a memristor should be close to its origin.

VII. RESULTS

We make a step forward in future practical applications of the memristor concept by designing a Transistor-free Memristor-based Random Access Memory (MR-RAM) architecture to enable a nanoscale computer. This work is the first of its kind in terms of using memristor’s unique delayed switching feature to address the desired memristor cell from a two-dimensional array. It is found that the mixture of the freezing memory property and the delayed switching property makes memristor a perfect candidate for ultra-dense RAMs owing to its simple architecture without using any traditional selective component such as diode or transistor. In such a design, memristors consume much less power as a memristor is non-volatile. An analytical model shows memristors can be packed at least twice as densely as semiconductors, achieving a significant breakthrough in storage density. The hysteresis degeneration due to the low amplitude and the relationship between the maximum working frequency and the heat dissipation are investigated. Some characteristics are found unique due to memristor’s peculiar features. A non-destructive read mode for MR-RAM is also designed to restore the altered states.

REFERENCES


